

# FSC-BW256B

# Wi-Fi 6 + BT 5.4 Dual Mode SoC Module Datasheet

Version 1.4



# Copyright © 2013-2024 Shenzhen Feasycom Co., Ltd. All Rights Reserved.

Shenzhen Feasycom Co., Ltd reserves the right to make corrections, modifications, and other changes to its products, documentation, and services at any time. Customers are advised to obtain the latest relevant information before placing orders. In order to minimize product risks, customers should implement sufficient design and operational safeguards. Reproduction, transfer, distribution, or storage of any part or all of the contents in this document, in any form, without written permission from Shenzhen Feasycom Co., Ltd, is strictly prohibited.

#### **Revision History**

| Version | Data       | Notes                                                   |    |
|---------|------------|---------------------------------------------------------|----|
| 1.0     | 2024/03/21 | Initial Version                                         | Мо |
| 1.1     | 2024/06/07 | Update the application schematic                        | Мо |
| 1.2     | 2024/07/19 | Update module picture, flash parameters and baud rate   | Li |
| 1.3     | 2024/08/30 | Update the general specifications and layout guidelines | Li |
| 1.4     | 2024/09/21 | Update module picture                                   | Li |
|         |            | onthen reasy con Co- LTD                                |    |

# **Contact Us**

| Shenzhen Feasycom Co.,LTD | Shenzhen | Feasycom | Co.,LTD |
|---------------------------|----------|----------|---------|
|---------------------------|----------|----------|---------|

Email: sales01@feasycom.com

Address: Rm 508, Building A, Fenghuang Zhigu, No.50, Tiezai Road, Xixiang, Baoan District, Shenzhen, 518102, China Tel: 86-755-27924639, 86-755-23062695



# Contents

| 1. | INTRODUCTION                                        | 4   |
|----|-----------------------------------------------------|-----|
| 2. | GENERAL SPECIFICATION                               | 6   |
| 3. | HARDWARE SPECIFICATION                              | 7   |
|    | 3.1 BLOCK DIAGRAM AND PIN DIAGRAM                   | 7   |
|    | 3.2 PIN DEFINITION DESCRIPTIONS                     | 8   |
| 4. | PHYSICAL INTERFACE                                  | 9   |
|    | 4.1 UART Interface                                  | 9   |
| 5. | ELECTRICAL CHARACTERISTICS                          | 9   |
|    | 5.1 RECOMMENDED OPERATING CONDITIONS                | 9   |
|    | 5.2 POWER CONSUMPTION                               |     |
| 6. | MSL & ESD                                           | 10  |
| 7. | RECOMMENDED TEMPERATURE REFLOW PROFILE              | 10  |
| 8. | MECHANICAL DETAILS                                  | 12  |
|    | 8.1 MECHANICAL DETAILS                              | 12  |
| 9. | HARDWARE INTEGRATION SUGGESTIONS                    | 13  |
|    | 9.1 SOLDERING RECOMMENDATIONS                       |     |
|    | 9.2 Layout Guidelines(Internal Antenna)             |     |
|    | 9.3 LAYOUT GUIDELINES(EXTERNAL ANTENNA)             | 14  |
|    | 9.3.1 Antenna Connection and Grounding Plane Design | 14  |
|    | 9.4 SDIO LINES LAYOUT GUIDELINE                     | 15  |
|    | 9.5 HCI LINES LAYOUT GUIDELINE                      |     |
|    | 9.6 Power Trace Lines Layout Guideline              |     |
|    | 9.7 GROUND LINES LAYOUT GUIDELINE                   | 16  |
| 10 | PRODUCT PACKAGING INFORMATION                       | 16  |
|    | 10.1 DEFAULT PACKING                                | 16  |
|    | 10.2 Packing box(Optional)                          | 167 |
| 11 | . APPLICATION SCHEMATIC                             | 168 |

## 1. INTRODUCTION

#### **Overview**

The FSC-BW256B module adopts a high-performance SOC, which is an industry's leading WIFI6 / BT5.4 dualmode single chip. It supports all WIFI6 standards while boasting the lowest power consumption in the industry.Additionally, the FSCBW256B integrates a Cort exM4F CPU with a main frequency that can reach 480 MHz.With the help of the internal integrated 992KB SRAM, 896KB ROM and up to 32Mbits on-chip SPI flash memory, the module provides users with powerful hardware support and enables secondary development. The module also provides a variety of peripheral interfaces—SPI, SDIO, I2C, and UART—for control and data transmission, making it versatile and easily adaptable to any microcontroller-based design.

The FSC-BW256B module supports the IEEE802.11 b/g/n/a/ac/ax protocol and the complete TCP/IP protocol stack. Users can leverage this module to integrate networking capabilities into existing equipment or develop standalone network controllers.

By providing maximum practicality at a competitive cost, the FSCBW256B module opens up limitless possibilities for integrating Wi-Fi functionality into diverse systems.

#### **Wi-Fi Features**

- CMOS single-chip fully-integrated RF, Modem and MAC
- Wi-Fi 6 support 2.4GHz/5GHz Frequency band
- The highest data rate is 286.8Mbps with 20/40MHz bandwidth
- Support 5MHz/10MHz mode
- RX sensitivity under 11b 1M mode -97dBm
- Tx power up to 20dBm in 11b mode, up to 18dBm in HT/VHT/HE MCS7 mode
- Support STA, AP, Wi-Fi Direct mode at the same time
- Support STBC, beamforming
- Support Wi-Fi6 TWT
- Support two NAVs, buffer report, space reuse,

FEASYCOM

Multi-BSSID, power saving in PPDU

- Support LDPC
- Support MU-MIMO, OFDMA
- Support DCM, medium code, UORA
- Support WEP / WPA / WPA2 / WPA3-SAE Personal,
   MFP Frequency band

#### **BT 5.4 Features**

- Supports all the mandatory and optional features of Bluetooth 2.1+EDR/3.0/4.x/5.3/5.4
- Supports advanced master and slave topologies

#### **CPU Features**

- Integrated Cortex-M4F CPU with MPU and FPU
- On-chip memory includes 992KB SRAM and 896KB ROM
- Supports SDIO3.0/SPI/USB2.0
- Integrated hardware crypto accelerator AES /HASH
- Integrated True Random Number Generator (TRNG)
- Integrated 32mbits SPI flash
- Integrated UART/I2S/I2C/PWM/SPI/SDMMC
- Integrated watchdog
- Support free RTOS

#### **Applications**

- IoT devices
- Wireless devices



## Module picture as below showing





# 2. General Specifications

#### Table 2-1: General Specifications

| Features  | Implementation Bluetooth V5.4 LE & BR/EDR 2402MHz~2480MHz UART 802.11 a/b/g/n/ac/ax 2412MHz~2484MHz /5170MHZ~5835MHz UART/SPI /USB/SDIO |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
|           | 2402MHz~2480MHz<br>UART<br>802.11 a/b/g/n/ac/ax<br>2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                               |  |
|           | 2402MHz~2480MHz<br>UART<br>802.11 a/b/g/n/ac/ax<br>2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                               |  |
|           | UART<br>802.11 a/b/g/n/ac/ax<br>2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                                                  |  |
|           | 802.11 a/b/g/n/ac/ax<br>2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                                                          |  |
|           | 2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                                                                                  |  |
|           | 2412MHz~2484MHz /5170MHZ~5835MHz<br>UART/SPI /USB/SDIO                                                                                  |  |
|           | UART/SPI /USB/SDIO                                                                                                                      |  |
|           |                                                                                                                                         |  |
|           |                                                                                                                                         |  |
|           |                                                                                                                                         |  |
|           | 13mm × 26.9 mm ×2.0mm(without shielding cover)                                                                                          |  |
|           | 13mm × 26.9 mm ×2.3mm(with shielding cover)                                                                                             |  |
|           | -20°C ~+80°C                                                                                                                            |  |
|           | -40°C ~+85°C                                                                                                                            |  |
|           | 3V ~ 3.6V                                                                                                                               |  |
|           | 1.8V / 3.3V                                                                                                                             |  |
| Lead Free | Lead-free and RoHS compliant                                                                                                            |  |
| Warranty  | One Year                                                                                                                                |  |
| 29        | 10% ~ 90% non-condensing                                                                                                                |  |
|           | MSL 3                                                                                                                                   |  |
|           | Human Body Model: Pass ±2000 V, all pins                                                                                                |  |
|           | Charge device model: Pass ±400 V, all pins                                                                                              |  |
|           |                                                                                                                                         |  |
|           | Co.                                                                                                                                     |  |
|           |                                                                                                                                         |  |
| <u> </u>  | Varranty                                                                                                                                |  |



# 3. HARDWARE SPECIFICATIONS

#### 3.1 Block Diagram and PIN Diagram



Figure 3-1-2: FSC-BW256B PIN Diagram (Top View)



# **3.2 Description of PIN Definitions**

#### Table 3-1: Pin definitions

| Table 3-1: | Pin definitions   |             |                                                                  |       |
|------------|-------------------|-------------|------------------------------------------------------------------|-------|
| Pin        | Pin Name          | Туре        | Pin Descriptions                                                 | Notes |
| 1          | UART1_TX          | 0           | UART Data output                                                 |       |
| 2          | UART1_RX          | Ι           | UART Data input                                                  |       |
| 3          | UART1_CTS/GPIOA6  | I/O         | Programmable input/output line                                   |       |
|            |                   |             | Alternative Function 1: UART Clear to Send (active low)          |       |
| 4          | UART1_RTS/GPIOA7  | I/O         | Programmable input/output line                                   |       |
|            |                   |             | Alternative Function 1: UART Request to Send (active low)        |       |
| 5          | SPI_CLK/SD1/HD2/  | I/O         | SPI_CLK                                                          |       |
|            | GPIOA10           |             | Alternative Function 1: SDIO D1 as slave ; SDIO D2 as master     |       |
|            |                   |             | Alternative Function 2: Programmable input/output line           |       |
| 6          | SPI_CS/SD0/HD3/   | I/O         | SPI_CS                                                           |       |
|            | GPIOA11           |             | Alternative Function 1: SDIO D0 as slave ; SDIO D3 as master     |       |
|            |                   |             | Alternative Function 2: Programmable input/output line           |       |
| 7          | SPI_MISO/         | I/O         | SPI_MISO                                                         |       |
|            | SCMD/HCLK/GPIOA13 |             | Alternative Function 1: SDIO CMD as slave ; SDIO CLK as master   |       |
|            |                   |             | Alternative Function 2: Programmable input/output line           |       |
| 8          | SPI_MOSI/SCLK/    | I/O         | SPI_MOSI                                                         |       |
|            | HCMD/ GPIOA12     |             | Alternative Function 1: SDIO CLK as slave ; SDIO CMD as master   |       |
| - 1        |                   |             | Alternative Function 2: Programmable input/output line           |       |
| 9/25       | DEBUG_OUT         | 1/0         | Debug Interface (Data OUT)                                       |       |
| 10/26      | DEBUG_IN          | <i>I/</i> O | Debug Interface (Data IN)                                        |       |
| 11         | PWRKEY            | 10          | Module power-on pin, power-on = 1; power-off = 0;                |       |
|            |                   |             | There is a 47K resistor inside the module, which is pulled up to |       |
| 10         | V(DD 2)/2         |             | VDD_3V3                                                          |       |
| 12<br>13   | VDD_3V3<br>GND    | VDD<br>VSS  | Power supply Power Ground                                        |       |
| 15         | NC                | V 3 3       | PowerGibuild                                                     |       |
| 14         | NC                |             |                                                                  |       |
| 16         | NC                |             |                                                                  |       |
| 17         | SD2/HD1/GPIOA15   | I/O         | SDIO D2 as slave ; SDIO D1 as master                             |       |
| 17         | JD2/IID1/01/0A1J  | 1/0         | Alternative Function 1: Programmable input/output line           |       |
| 18         | SD3/HD0/GPIOA14   | I/O         | SDIO D3 as slave ; SDIO D0 as master                             |       |
| 10         | 303/1100/0110/011 | 1,0         | Alternative Function 1: Programmable input/output line           |       |
| 19         | GPIOA5            | I/O         | Programmable input/output line                                   |       |
| 20         | GPIOA4            | I/O         | Programmable input/output line                                   |       |
| 21         | GND               | VSS         | Power Ground                                                     |       |
| 22         | GND               | VSS         | Power Ground                                                     |       |
| 23         | USB_DM            | I/O         | USB data D-                                                      |       |
| -          | -                 |             | Hang in the air when not in use, no need to connect              |       |
| 24         | USB_DP            | I/O         | USB data D+                                                      |       |
|            | _                 |             | Hang in the air when not in use, no need to connect              |       |
| 27         | GPIOB0            | I           | Programmable input/output line                                   |       |
| 28         | GPIOB1            | I/O         | Programmable input/output line                                   |       |
| 29         | GPIOA0            | I/O         | Programmable input/output line                                   |       |
| 30         | GPIOA1            | I/O         | Programmable input line                                          |       |
| 31         | GPIOB3            | I/O         | Programmable input/output line                                   |       |
| 32         | GPIOA1            | I/O         | Programmable input/output line                                   |       |
| 33         | GPIOB4            | I/O         | Programmable input/output line                                   |       |
| 34         | GPIOB2            | I/O         | Programmable input/output line                                   |       |
| 35         | GND               | VSS         | RF Ground                                                        |       |
|            |                   |             |                                                                  |       |

#### FSC-BW256B Datasheet



| 36 | EXT_ANT | 0 | WIFI 2.4G radio frequency          |
|----|---------|---|------------------------------------|
|    |         |   | WiFi 5G radio frequency (optional) |

#### 4. PHYSICAL INTERFACE

#### **4.1 UART Interface**

The four signal pins are used to implement the UART function. When FSC-BW256B is connected to another digital device, UART\_RX and UART\_TX transmit data between the two devices. The remaining two pins UART\_CTS and UART\_RTS can be used to implement RS232 hardware flow control, and both are low-level effective, that is, transmission is allowed when the level is low, and transmission is stopped when the level is high.

#### Table 4-1: Possible UART Settings

| P                   | arameter |          | Possible Values     |
|---------------------|----------|----------|---------------------|
|                     |          | Minimum  | 9600bps (≤2%Error)  |
| Baud rate           | . C.     | Standard | 921600bps(≤1%Error) |
|                     |          | Maximum  |                     |
| Flow control        | · ( )    |          | RTS/CTS             |
| Parity              |          |          | None, Odd or Even   |
| Number of stop bits | 1        |          | 1 /2                |
| Bits per channel    | 2        |          | 7/8                 |

When connecting the module to a host, please make sure to follow .





# **5. ELECTRICAL CHARACTERISTICS**

#### 5.1 Recommended Operating Conditions

Table 5-1: Recommended Operating Conditions

| Parameter                               | Min | Туре | Max | Unit |
|-----------------------------------------|-----|------|-----|------|
| VDD_3V3                                 | 3   | 3.3  | 3.6 | V    |
| VDD_IO                                  | 1.8 | 3.3  |     | V    |
| Operating temperature (T <sub>A</sub> ) | -20 | 27   | +80 | °C   |
| Storage temperature (T <sub>stg</sub> ) | -40 | 27   | +85 | °C   |



| High-level input voltage | 0.7 X VDD_IO | VDD_IO       | V |
|--------------------------|--------------|--------------|---|
| Low-level input voltage  | 0            | 0.3 X VDD_IO | V |

#### 5.2 Power Consumption

#### Table 5-2: Power Consumption :

| Internal Pull Resistor | Voltage                | Power Consumption(mA)(Max) |
|------------------------|------------------------|----------------------------|
| VDD_3V3                | 3.3V                   | 500                        |
| VDD_IO                 | 3.3V                   | -                          |
| Testing Condition:     | 2.4GHz Tx MCS0 6.5Mbps |                            |

FSC-BW256B Module Power Consumption: 500mA @ VDD\_3V3 (Maximum)

Suggest customer design power capacity are 800mA@VDD 3V3 for FSC-BW256B Module.

#### 6. MSL & ESD

| Suggest customer des                              | ight power cupacity are boomine               |                         |
|---------------------------------------------------|-----------------------------------------------|-------------------------|
|                                                   | Shenzh                                        |                         |
| 6. MSL & ESD                                      | Ch                                            |                         |
| Table 6-1: MSL and ESD                            |                                               |                         |
|                                                   | Parameter                                     | Value                   |
| MSL grade:                                        | YS,                                           | MSL 3                   |
|                                                   | L.C.                                          |                         |
| ESD grade                                         | ~O_                                           | Electrostatic discharge |
| ESD – Human-body mod<br>(Total samples from one   | el (HBM) rating, JESD22-A114-F<br>wafer lot)  | Pass ±2000 V, all pins  |
| ESD – Charge-device mo<br>(Total samples from one | del (CDM) rating, JESD22-C101-D<br>wafer lot) | Pass ±400 V, all pins   |
|                                                   |                                               |                         |

# 7. RECOMMENDED TEMPERATURE REFLOW PROFILE

Prior to reflow, it is crucial to ensure that the modules are properly packaged to prevent moisture absorption. The new packages are equipped with desiccants to absorb moisture, and a humidity indicator card is included to indicate the moisture level maintained during storage and shipment. If the card indicates the need to bake the units, please refer to the instructions specified by IPC/JEDEC J-STD-033 and follow them accordingly. It is important to adhere to these instructions to prevent any potential moisture-related issues during the reflow process.

Note: The shipping tray should not be exposed to temperatures exceeding 65°C. If baking is necessary at higher temperatures indicated below, it is essential to remove the modules from the shipping tray. This precaution is important to avoid any potential damage or deformation to the tray caused by excessive heat.

Any module that exceeds its floor life but has not yet been manufactured should be repackaged by using new desiccants and humidity indicator cards. For devices with a Moisture Sensitivity Level (MSL) of 3, the floor life is 168 hours in an environment with 30°C/60%RH.

Floor life refers to the maximum allowable time a moisture-sensitive device can be exposed to ambient conditions without risking moisture absorption and potential damage during soldering.



#### <mark>Notice (注意) :</mark>

Feasycom module must use Step-Stencil, suggestion using the stencil thickness about 0.16-0.2mm,

it could be modify with the product.

使用我司模块,须使用阶梯钢网,建议阶梯钢网厚度0.16-0.20mm,可根据自己产品适应性,进行相应调整.

| MSL | 125°C Baking Temp. |                  | 90°C/≤ 5%RH Baking Temp. |                  | 40°C/ ≤ 5%RH Baking Temp. |                  |
|-----|--------------------|------------------|--------------------------|------------------|---------------------------|------------------|
|     | Saturated @        | Floor Life Limit | Saturated @              | Floor Life Limit | Saturated @               | Floor Life Limit |
|     | 30°C/85%           | + 72 hours @     | 30°C/85%                 | + 72 hours @     | 30°C/85%                  | + 72 hours @     |
|     |                    | 30°C/60%         |                          | 30°C/60%         |                           | 30°C/60%         |
| 3   | 9 hours            | 7 hours          | 33 hours                 | 23 hours         | 13 days                   | 9 days           |

Feasycom surface mount modules are designed to simplify manufacturing processes, such as reflow soldering on a PCB. However, Customers are responsible for selecting the appropriate solder paste and confirming that the oven temperatures during reflow meet with the specifications provided by the solder paste manufacturer. Notably, Feasycom surface mount modules adhere to the J-STD-020D1 standards for reflow temperatures.

The soldering profile may vary depending on different parameters, requiring a specific setup for each application. The data provided here is only intended as a general guideline for solder reflow and should be used as a reference.



Figure 7-1: Typical Lead-free Re-flow

**Pre-heat zone (A)** — This zone gradually increases the temperature at a controlled rate, usually ranging from 0.5 to 2 °C/s. Its purpose is to preheat the PCB board and components to a temperature of 120-150 °C. This stage is necessary to ensure the even distribution of heat across the PCB board and to remove any remaining solvents completely, minimizing the risk of heat shock to the components.

**Equilibrium Zone 1 (B)** — In this stage, the flux undergoes softening and uniformly covers the solder particles, as well as spreading over the PCB board. This process helps prevent re-oxidation of the solder particles. Additionally, as the temperature rises and the flux liquefies, each activator and rosin component become activated. They work together to eliminate any oxide film formed on the surface of the solder particles and PCB board. For this zone, it is recommended to maintain a temperature range of 150 to 210 °C for a duration of 60 to 120 seconds.

**Equilibrium Zone 2 (C) (optional)** — To address the issue of upright components, it is recommended to maintain a temperature range of 210 to 217 °C for a duration of approximately 20 to 30 seconds. This will help ensure proper soldering and alignment of the components on the PCB board.



**Reflow Zone (D)** — The profile in the figure is designed for Sn/Ag3.0/Cu0.5. It can be a reference for other lead-free solder. The peak temperature should be high enough to achieve good wetting but not so high as to cause component discoloration or damage. Excessive soldering time can lead to intermetallic growth which can result in a brittle joint. The recommended peak temperature (Tp) is 230 ~ 250 °C. The soldering time should be 30 to 90 second when the temperature is above 217 °C.

**Cooling Zone (E)** — The cooling ate should be fast, to keep the solder grains small which will give a longer-lasting joint. **Typical cooling rate should be 4** °C.

# 8. MECHANICAL DETAILS

#### 8.1 Mechanical Details

- Dimension: 13mm(W) x 26.9mm(L) x 2.0mm(H) Tolerance: ±0.2mm(without shielding cover)
- Module size: 13mm X 26.9mm Tolerance: ±0.2mm
- Pad size: 1mmX0.8mm Tolerance: ±0.2mm
- Pad pitch: 1.5mm Tolerance: ±0.1mm









# 9. HARDWARE INTEGRATION SUGGESTIONS

## 9.1 Soldering Recommendations

The FSC-BW256B is compatible with the industrial standard reflow profile for Pb-free solders. The specific reflow profile used depends on many factors such as the thermal mass of the populated PCB, heat transfer efficiency of the oven and the type of solder paste used. It is advised to refer to the datasheet of the specific solder paste for profile configurations.

Feasycom provides the following recommendations for soldering the module to ensure reliable solder joints and proper module operation. However, since the optimal profile can vary based on the specific process and layout, these recommendations should be considered as a starting point guide and further study of the case is necessary.

## 9.2 Layout Guidelines(Internal Antenna)

It is strongly recommended to follow good layout practices in order to ensure proper operation of the module. Placing copper or any metal near the antenna can negatively impact its performance by affecting the matching properties. To prevent radiation, a metal shield should not be used with the module. It is advised to use grounding vias, spaced a maximum of 3 mm apart, at the edge of grounding areas to prevent RF penetration inside the PCB and unintentional resonator formation. Additionally, GND vias should be distributed all around the PCB edges.

In the restricted area where the on-board antenna is located, the motherboard should not have any bare conductors or vias. This area is not covered by stop mask print, so no copper (planes, traces, or vias) should be present in this area to avoid mismatching with the on-board antenna.



Provide solid ground plane(s) as large as possible around *margarea* 



The provided recommendations target the prevention of EMC issues stemming from the RF component of the module. It is crucial to recognize the uniqueness of each design, with this list not encompassing all fundamental design principles, such as mitigating capacitive coupling between signal lines. Moreover, it is essential to address potential challenges posed by digital signals in the design process.

To address EMC concerns effectively, it is recommended to keep the return paths of signal lines as short as feasible. For instance, when a signal traverses a via to an inner layer, always use ground vias around it. These ground vias should be



positioned closely and symmetrically around the signal vias. Routing of delicate signals is best done within the inner layers of the PCB. Sensitive traces should be flanked by ground planes both above and below the line. If this arrangement is not viable, ensure a short return path by exploring alternative techniques, like situating a ground line adjacent to the signal line.

# 9.3 Layout Guidelines(External Antenna)

The placement and layout of the PCB are vital in enhancing the performance of modules without on-board antenna designs. The trace linking the antenna port of the module to an external antenna should maintain a characteristic impedance of  $50\Omega$  and be kept as brief as feasible to prevent interference with the module's transceiver. When situating the external antenna and RF-IN port of the module, it is crucial to isolate them from potential sources of noise and digital traces. To reduce return loss and attain improved impedance matching, a matching network might be necessary between the external antenna and RF-IN port.

For optimal RF performance, it is advised to distinctly segregate the RF critical circuits of the module from any digital circuits on the system board. The RF circuits within the module are positioned in proximity to the antenna port. Therefore, when placing the module, the digital part of the module should face the digital part of the system PCB.



#### 9.3.1 Antenna Connection and Grounding Plane Design



Figure 9-3-1-1: Leave 5mm Clearance Space from the Antenna



General design recommendations are:

- The length of the trace or connection line should be kept as short as possible.
- Distance between connection and ground area on the top layer should at least be as large as the dielectric thickness.
- Routing the RF close to digital sections of the system board should be avoided.
- To reduce signal reflections, sharp angles in the routing of the micro strip line should be avoided. Chamfers or fillets are preferred for rectangular routing; 45-degree routing is preferred over Manhattan style 90-degree routing.



Figure 9-3-1-2: Recommended Trace Connects Antenna and the Module

- Routing of the RF-connection underneath the module should be avoided. The distance of the micro strip line to the ground plane on the bottom side of the receiver is very small and has huge tolerances. Therefore, the impedance of this part of the trace cannot be controlled.
- Use as many vias as possible to connect the ground planes.

# 9.4 SDIO Lines Layout Guideline

The following SDIO line routing must obey the following rule to prevent overshoot/undershoot, as these lines drive 8mA.

SDIO\_CMD\_WL

SDIO\_CLK\_WL

SDIO\_D0\_WL ~ SDIO\_D3\_WL

The route length of these signals be less than 15 cm and the line impedance be less than  $50\Omega$ 

#### 9.5 HCI Lines Layout Guideline

The following HCI line routing must obey the following rule to prevent overshoot/undershoot, as these lines drive 4  $\sim$  8mA

HCI\_RX\_BT

HCI\_TX\_BT

HCI\_CTS\_BT

HCI\_RTS\_BT



The route length of these signals be less than 15 cm and the line impedance be less than  $50\Omega$ 

#### 9.6 Power Trace Lines Layout Guideline

VDD\_3V3 Trace Width: 40mil

#### 9.7 Ground Lines Layout Guideline

A Complete Ground in Ground Layer. Add Ground Through Holes to FSC-BW256B Module Ground Pads Decoupling Capacitors close to FSC-BW256B Module Power and Ground Pads

# **10. PRODUCT PACKAGING INFORMATION**

# 10.1 Default Packing

- a, Tray vacuum
- b, Tray Dimension: 180mm \* 195mm



Figure 10-1-1: Tray vacuum



# **10.2** Packing box(Optional)



Figure 10-2-1: Packing box

\* If any packaging other than the package mentioned above is required, please confirm the packaging size again.

\* If any packaging other than the ,
\* Packing: 1000pcs per carton (Minimum pack...
\* The outer packing size provided above is for reference put, aging, please refer to the packaging of the actual goods. \* The outer packing size provided above is for reference purposes only. For the actual dimensions of the product's pack



# **11. APPLICATION SCHEMATIC**

